Open Positions

Design Verification

You will be part of digital IP/SoC design verification team, constituted of verification engineers with different level of experience, from digital verification experts to digital verification juniors. Your work on these activities will be challenging and you will have the opportunity to work with industry experts on the state-of-the-art processes, tools, and flows.

UVM0%

SoC0%

C/C++0%

Verilog0%

Design Verification Engineer – Team Lead

You will be part of digital IP/SoC design verification team, constituted of verification engineers with different level of experience, from digital verification experts to digital verification juniors. Your work on these activities will be challenging and you will have the opportunity to work with industry experts on the state-of-the-art processes, tools, and flows.

C/C++0%

Team leadership skills0%

UVM0%

SoC0%

MS Verification Engineer

You will be a part of an analog and mixed-signal verification and modeling team, constituted of engineers with a different level of experience, from experts to juniors. Involvement in analog IP models development, model calibration (model vs schematic) and close interaction with other IC implementation teams to achieve IC implementation milestones. Your work on these activities will be challenging and you will have the opportunity to work with industry experts on the state-of-the-art processes, tools, and flows. Selected candidates will receive full support from our experienced engineers.

Analog electronics0%

Digital electronics0%

Verilog / Verilog-AMS0%

CMOS and bipolar technology0%

Digital Design Engineer

You will be a part of a digital design team with the possibility for leadership, constituted of digital design engineers with different levels of experience, from experts to juniors. Your work on these activities will be challenging and you will have the opportunity to work with industry experts on the state-of-the-art processes, tools, and flows.

VHDL/Verilog0%

ASIC/FPGA0%

Processor architecture and SoC0%

C/C++0%

Senior Digital Design

You will be a part of a digital design team with the possibility for leadership, constituted of digital design engineers with different levels of experience, from experts to juniors. Your work on these activities will be challenging and you will have the opportunity to work with industry experts on the state-of-the-art processes, tools, and flows.

VHDL/Verilog0%

ASIC/FPGA0%

RTL Design0%

Perl0%

IC Layout Engineer

For our offices in Belgrade and Novi Sad, Serbia, we are looking for proactive and motivated Analog Custom IC Layout Engineers to join our dynamic team. You will be a part of analog layout team, constituted of engineers with different level of experience, from analog layout experts to juniors. Your daily work will be challenging and you will have the opportunity to cooperate with industry experts on the state-of-the-art processes, tools, and flows.

Analog electronics0%

Analog IC design/layout0%

CMOS and bipolar technology0%

CAD tools 0%

Design Verification Engineer - FPGA

You will be part of the digital IP/SoC design verification team, constituted of verification engineers with different levels of experience, from digital verification experts to digital verification juniors. Your work on these activities will be challenging and you will have the opportunity to work on the development of a new generation of FPGA chip on the state-of-the-art processes, tools, and flows.

Digital Electronics0%

Processor architecture0%

FPGA0%

Verification background 0%

Design Verification Engineer For The New Generation Of Microprocessors

You will be part of the digital SoC design verification team, constituted of verification engineers with different levels of experience, from digital verification experts to digital verification juniors. Your work on these activities will be challenging and you will have the opportunity to work on the development of a New Generation Of Microprocessors and build a complete verification environment "from scratch".

UVM0%

Digital Electronics0%

Processor Architecture0%

HW-SW Co-verification0%

Hardware Design Engineer

Are you a Hardware savvy? Would you help us to design the next generation of Supercomputing Platform that push the boundaries of Energy-Efficiency and High-Speed Electrical Design?

ELSYS Eastern Europe Team is searching for a driven, passionate Hardware Design Engineer capable to lead entire team on our part (10+ people).

Leading the Team0%

High-Speed Design concepts0%

Architecture Design and Development 0%

Schematic & PCB Layout 0%

Analog Design engineer

For our offices in Serbia, we are looking for proactive and motivated Analog Design Engineers to join our dynamic team. Our daily work will be challenging, and you will have the opportunity to cooperate with industry experts on the state-of-the-art processes, tools, and flows.

Analog Electronics0%

Analog IC Layout 0%

CMOS and bipolar technology0%

CAD tools 0%

PCB Layout Engineer

Are you an experienced PCB Layout Engineer with a passion for designing high-quality PCB layouts?
ELSYS Eastern Europe is seeking a PCB Layout Engineer with 2+ years of experience in digital design layout, a degree in Electrical Engineering, and knowledge of high-speed digital and DC/DC converters. In this role, you will be responsible for setting up PCB database configurations, collaborating with schematic designers, and preparing data for PCB manufacture. Join our team today and be a part of our exciting projects!

Schematic Design0%

PCB Layout0%

PCB Design Tools0%

Knoweladge of Electronics0%

On the other hand, if a suitable position in relation to your level of expertise is not on the list but you still feel you belong with Elsys, feel free to send us your curriculum vitae and a cover letter.

GRADUATION THESIS LIST

#TopicDomain
1Clock domain crossing – issues and how to overcome themDD
2Scheduling techniques and their implementation for queue servicingDD
3Functional safety approaches implementation  in digital designDD
4Temperature sensor IP – Analysis, modeling and verificationAMS
5Bandgap reference IP – Analysis, modeling and verificationAMS
6Voltage regulator IP – Analysis, modeling and verificationAMS
7Internal oscillator IP – Analysis, modeling and verificationAMS
8Power-on Reset IP – Analysis, modeling and verificationAMS
9IP verification – MAC merge sublayer IP – MMSL – Link Layer Discovery Protocol control – LLDPDV
10IP verification – MAC merge sublayer IP – MMSL – MAC RxDV
11IP verification – MAC merge sublayer IP – MMSL – MAC TxDV
12SoC integration – 3PIAS ProjekatDD+DV
13SoC integration – ARM – Cortex M0 platform Integration using ARM SDKDD+DV
14SoC integration – ARM – Cortex M3 platform Integration using ARM SDKDD+DV
15SoC Verification – interdisciplinary themes – SW coverage collection and analysisDV
16SoC Verification – interdisciplinary themes – CPU instructions provided by SV TB instead of reading from Memory; (SV + ARM architecture)DV
17VIP Development – PCI ExpressDV
18VIP Development – DDRDV
19VIP Development – EthernetDV
20VIP Development – USBDV
21VIP Development – CSIDV
22VIP Development – DSIDV
23VIP Development – UNIPRODV
24VIP Development – I3CDV
25VIP Development – SLIMbusDV
26VIP Development – HDMIDV
Please note, although thesis are created in collaboration with professors, you need to get final approval by your UNI professor.