While I did have a bit of self-doubt if this is for me and if I can do it well, this was gone after the first week internship. It turned out that the knowledge I gained from my studies was enough and that digital verification is quite a fascinating field!
The greatest beauty of the engineering profession lies in the fusion of the aesthetic and the practical on one hand, the beauty of creating something that endures beyond the engineer, and on the other hand, the benefit that others derive from it.
With the experience gained, some things become easier, and I see ways to improve in the future, which is what fulfills me in this job
For anyone considering a career in this area, I encourage gaining practical experience through internship in Elsys. The challenges are significant, but the rewards make it a deeply fulfilling career choice.
Milos will introduce you to IC Layout Engineering and how you can start your career in this area of expertise.
Analog & Mixed Signal expertise is a young and modern expertise, that requires a fresh mindset.

GRADUATION THESIS LIST

#TopicDomain
1Clock domain crossing – issues and how to overcome themDD
2Scheduling techniques and their implementation for queue servicingDD
3Functional safety approaches implementation  in digital designDD
4Temperature sensor IP – Analysis, modeling and verificationAMS
5Bandgap reference IP – Analysis, modeling and verificationAMS
6Voltage regulator IP – Analysis, modeling and verificationAMS
7Internal oscillator IP – Analysis, modeling and verificationAMS
8Power-on Reset IP – Analysis, modeling and verificationAMS
9IP verification – MAC merge sublayer IP – MMSL – Link Layer Discovery Protocol control – LLDPDV
10IP verification – MAC merge sublayer IP – MMSL – MAC RxDV
11IP verification – MAC merge sublayer IP – MMSL – MAC TxDV
12SoC integration – 3PIAS ProjekatDD+DV
13SoC integration – ARM – Cortex M0 platform Integration using ARM SDKDD+DV
14SoC integration – ARM – Cortex M3 platform Integration using ARM SDKDD+DV
15SoC Verification – interdisciplinary themes – SW coverage collection and analysisDV
16SoC Verification – interdisciplinary themes – CPU instructions provided by SV TB instead of reading from Memory; (SV + ARM architecture)DV
17VIP Development – PCI ExpressDV
18VIP Development – DDRDV
19VIP Development – EthernetDV
20VIP Development – USBDV
21VIP Development – CSIDV
22VIP Development – DSIDV
23VIP Development – UNIPRODV
24VIP Development – I3CDV
25VIP Development – SLIMbusDV
26VIP Development – HDMIDV
Please note, although thesis are created in collaboration with professors, you need to get final approval by your UNI professor.