Open Position

PCB Layout Engineer

Key Responsibilities / Duties:

  • Conduct professionally
  • Perform PCB layout following standards and doing other related tasks
  • Set up PCB database configurations (etc. stackup)
  • Communicate and work with schematic designers
  • Understand basic schematic circuits and follow given design rules
  • Develop and maintain accurate task duration and schedule estimates for PCB tasks
  • Self-verification (check DRC, ERC…)
  • Prepare all necessary artwork and other data required for PCB manufacture
  • Communicate with production and resolve problems related to design in DFM, DFT, and EQ reports

Qualification Requirements:

  • As a successful candidate you should have a degree in Electrical Engineering, B.SC., M.SC., or equivalent.
  • Have 2+ years of Digital Design Layout experience using Allegro, Altium, KiCad, Eagle, or similar
  • Knowledge and experience with medium or high-density layout including high-speed digital and DC/DC converters
  • Knowledge of controlled impedance traces, BGA’s, multi-layer boards
  • Knowledge and experience with simulation tools is a plus
  • Good knowledge of English language and communication skills are important for this position

Benefits:

  • Integration program in a professional, young & dynamic team
  • Professional development opportunities
  • Competitive salaries & benefits
  • Compensation package includes also additional health insurance with possibly including family members
  • Sport & social activities
  • International work environment

You can find out more about our benefits here.




Growth empowered by passion and expertise. Employee satisfaction and loyalty are achievable only in environments where mutual understanding, respect, and trust exist. The mission of the HR department is to secure and further nurture these values.

Ivana Maričić
HR Manager


Apply for:
PCB Layout Engineer



    GRADUATION THESIS LIST

    #TopicDomain
    1Clock domain crossing – issues and how to overcome themDD
    2Scheduling techniques and their implementation for queue servicingDD
    3Functional safety approaches implementation  in digital designDD
    4Temperature sensor IP – Analysis, modeling and verificationAMS
    5Bandgap reference IP – Analysis, modeling and verificationAMS
    6Voltage regulator IP – Analysis, modeling and verificationAMS
    7Internal oscillator IP – Analysis, modeling and verificationAMS
    8Power-on Reset IP – Analysis, modeling and verificationAMS
    9IP verification – MAC merge sublayer IP – MMSL – Link Layer Discovery Protocol control – LLDPDV
    10IP verification – MAC merge sublayer IP – MMSL – MAC RxDV
    11IP verification – MAC merge sublayer IP – MMSL – MAC TxDV
    12SoC integration – 3PIAS ProjekatDD+DV
    13SoC integration – ARM – Cortex M0 platform Integration using ARM SDKDD+DV
    14SoC integration – ARM – Cortex M3 platform Integration using ARM SDKDD+DV
    15SoC Verification – interdisciplinary themes – SW coverage collection and analysisDV
    16SoC Verification – interdisciplinary themes – CPU instructions provided by SV TB instead of reading from Memory; (SV + ARM architecture)DV
    17VIP Development – PCI ExpressDV
    18VIP Development – DDRDV
    19VIP Development – EthernetDV
    20VIP Development – USBDV
    21VIP Development – CSIDV
    22VIP Development – DSIDV
    23VIP Development – UNIPRODV
    24VIP Development – I3CDV
    25VIP Development – SLIMbusDV
    26VIP Development – HDMIDV
    Please note, although thesis are created in collaboration with professors, you need to get final approval by your UNI professor.